

## External Gate Resistor Design Guide for Gate Drivers

## Mateo Begue, High Power Drivers



External gate drive resistors play a crucial part in limiting noise and ringing in the gate drive path. Parasitic inductances and capacitances, high dV/dt and di/dt, and body-diode reverse recovery can cause unwanted behavior without an appropriately sized gate resistor.



Figure 1. Gate Drive Elements

Figure 1 depicts common elements in the gate drive path: the internal resistance of the gate driver, external gate resistance, and internal gate resistance of the MOSFET or IGBT.  $R_{\text{GATE}}$  is the only component that tunes the gate drive waveform.



Figure 2. Switching Theory

Figure 2 shows the parasitic inductances and their effect on the gate drive waveform created by long trace length and poor PCB design.

These parasitics cause oscillations in the gate drive loop and are modeled by resonant circuits. Fortunately, the otherwise very high Q resonance between the input capacitance,  $C_{\rm ISS}$  ( $C_{\rm GD}$  +  $C_{\rm GS}$ ) and the source inductance,  $L_{\rm S}$  can be damped by the series resistive components of the loop,  $R_{\rm G}$  ( $R_{\rm G}$  =  $R_{\rm HI~or~LO}$ + $R_{\rm GATE}$ + $R_{\rm G,I}$ ).



Figure 3. Resonant Circuits in Gate Drive Design

An optimum gate resistor selection is key for a high performance design. Without optimization, small resistor values will result in an overshoot in the gate drive voltage waveform but also result in faster turn-on speed. Also, higher resistor values will overdamp the oscillation and extend the switching times without offering much benefit for the gate drive design.

Select a gate resistor that will give your design a quality factor Q between 0.5 (critically damped) and 1 (under damped). A quality factor greater than 0.5 will give you faster turn-on and turn-off if needed. Start by recording the gate drive ring with no external resistance. This is your ring frequency  $f_R$  used in Equation 1. The MOSFET or IGBT's datasheet provides the input capacitance,  $C_{ISS}$ , which will help you calculate the source inductance  $L_S$ .

$$L_{S} = \frac{1}{C_{ISS} \left(2\pi f_{R}\right)^{2}} \tag{1}$$

Determine when the series resistance  $R_{\text{G}}$  is equal to or twice the inductor's reactance, for under damped or critically damped performance. The external gate resistor is then determined by subtracting the internal gate drive and transistor gate resistance from the total series resistance.

$$Q = \frac{X_L}{R_G} = \frac{\omega L_S}{R_G}$$
 (2)

The above method is an iterative process starting with  $0-\Omega$  as the external gate resistance and calculating a new external gate resistor value based on ring frequency, source inductance, and input capacitance.



This TI TechNote uses two isolated single-channel gate drivers in a half-bridge configuration to provide proof of concept. In the following figures, two UCC5310MC driven from a 15-V supply are used to drive two 100V MOSFETs CSD19536KCS with a typical internal gate resistance,  $R_{\rm G,I}$  of 1.4- $\Omega$ .

The CSD19536KCS MOSFET was selected due to its relatively small internal gate resistance in order to show the effects of adding external gate resistors. External gate resistors may not be required if a MOSFET or IGBT's internal gate resistance is large enough.



Figure 4. External Gate Resistor  $R_{GATE} = 0-\Omega$ 

At  $0-\Omega$ , there is unwanted ringing on the gate-source waveform. The internal gate resistance of the CSD19536KCS MOSFET is not enough to dampen the oscillations found in Figure 4.



Figure 5. Critically Damped External Gate Resistor  $R_{\text{GATE}}$  = 7- $\Omega$ 

Using 3.57MHz as the ring frequency and 9250-pF as the input capacitance, a critically damped resistor value is determined using Equation 1 and Equation 2. Don't forget to subtract the series resistive elements  $R_{\rm G,I}$  and  $R_{\rm HI\ or\ LO}$  from this calculated value. Figure 5 demonstrates the effects of adding a 7- $\Omega$  resistor to the gate drive path which makes the waveform critically damped.

The selection of the external gate resistor will affect three things: drive current, gate-driver power dissipation, and rise and fall times. Figure 4 and Figure 5 show the gate resistor's dampening effect and its effect on rise and fall times.

If the rise and fall times are too slow after adding an optimized gate resistor, another option is to calculate your gate resistor with a Q-factor set to 1. This will promote an under damped solution and caution should be used to prevent overshoot or undershoot. If this doesn't work, look at the source and sink current of your gate driver and find a device with greater peak currents to replace it with. This will charge and discharge your FET at a faster rate but will need a new optimized gate resistor to prevent overshooting.

Generally, another way to decrease the ringing from the series RLC circuit shown in Figure 3 is to minimize loop inductance between the source of the high-side transistor to the source of the low-side transistor. Confining the high peak currents that charge and discharge the transistor gates to a minimum physical area is essential. The gate driver must be placed as close as possible to the transistors to reduce these parasitics.

The trade-off between fast rise and fall times vs oscillations is why the external gate resistor element of the gate-drive design is so valuable.

**Table 1. Alternative Device Recommendations** 

| Device    | Optimized Parameters                                       | Performance Trade-Off                                                                        |
|-----------|------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| UCC5350MC | Miller Clamp Feature<br>Available                          | Requires larger value<br>gate resistor due to<br>higher source/sink<br>current               |
| UCC5320SC | Split Output Feature<br>Available                          | Need to design a method<br>to prevent miller current<br>induced turn-on                      |
| UCC5390EC | UVLO2 referenced to GND2 Feature Available                 | True UVLO2 monitoring<br>at the expense of not<br>having split output or<br>Miller clamp     |
| UCC21220  | Configured as a half-<br>bridge or two low-side<br>drivers | Difficult to layout both<br>transistors close to each<br>output when using a dual<br>channel |

## IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated